// Configuration Bit settings // SYSCLK = 80 MHz //(8MHz Crystal/ FPLLIDIV * FPLLMUL / FPLLODIV) // PBCLK = 40 MHz // Primary Osc w/PLL (HS+PLL) // WDT OFF, Peripheral Bus is CPU clock÷8 // Other options are default as per datasheet #pragma config FPLLMUL = MUL_20 #pragma config FPLLIDIV = DIV_2 #pragma config FPLLODIV = DIV_1, FWDTEN = OFF #pragma config POSCMOD = HS, FNOSC = PRIPLL #pragma config FPBDIV = DIV_8